/Digital SoC design engineer (temporary assignment)

Digital SoC design engineer (temporary assignment)

Research & development - Leuven | More than two weeks ago

We need you as a Digital IC Design Engineer to be part of our multidisciplinary team to: Define concepts and architectures for next generation ICs for IoT, edge AI accelerator ICs and Health applications ICs. Take responsibility for the design of high-performance, ultra-low-power digital signal processing modules.

Digital SoC Design Engineer (temporary assignment)

We need you as a Digital IC Design Engineer to be part of our multidisciplinary team to: Define concepts and architectures for next generation ICs for IoT, edge AI accelerator ICs and Health applications ICs. Take responsibility for the design of high-performance, ultra-low-power digital signal processing modules.

The assignment

  • Coming up with digital architectures. 
  • RTL development for ASIC and FPGA. 
  • Making trade-offs for minimal power consumption at best performance and low cost, while considering scalability, maintainability and re-usability. 
  • Collaborate with digital back-end team for synthesis and physical implementation. 
  • Verification. 
  • Validate and characterize your own designs experimentally in a lab environment. 
  • Collaborate in an inter-disciplinary team. 
  • Understand (internal or external) customer needs, challenges and requirements and translate that into solutions that you can incorporate into your designs. 
  • Contribute to high-quality reports and documentation.

Required knowledge and skills 

  • MSc or PhD in electronics engineering with 5+ years of relevant experience. 
  • Strong experience with digital circuit design in (System) Verilog is required. 
  • Following application experience is a preferred: Affiliation on hardware efficient AI accelerator, event driven computing, compute modalities like multi-core -processor systems, in memory computing, large data computing. 
  • Hardware modelling. Architecting and designing CPU and peripheral (sub-)systems. 
  • Experience with digital verification is preferred: verification plan definition and tracking, verification methodologies, code-functional coverage, constrained random verification. 
  • Understanding of the remaining steps of the digital ASIC-design flow is required: logic synthesis, timing analysis, power simulation, logic equivalence, DFT and-or P&R. 
  • Experience with scripting languages like TCL, Matlab and Python is required. 
  • Experience with revisioning systems, like git is required. 
  • Knowledge of FPGA-development is a plus. 
  • Knowledge of low-power designs is a plus. 
  • Experience with Cadence IC design tools is a plus. 
  • Experience with C and systemC is a plus. Structural way of working and ability to develop and manage activity planning is highly preferred. 
  • Previous experience working closely with (internal or external) stakeholders is a plus. 
  • Able to take initiative and responsibility for team’s success. 
  • Thinking pro-actively, working independently and having a creative problem-solving attitude are attributes that define yourself. 
  • Have broad interest across disciplines and like to embrace new challenges. 
  • Excellent communication skills in English (written and spoken).

What we offer

We offer you an exciting temporary assignment in which you will be part of a community that makes the impossible possible. Together, we shape the technology that will define the society of tomorrow.
  • Duration of the assignment, 6 months, with extension if applicable
  • Desired start date: 16/03/2026
  • Work regime: full time

Location

We provide the flexibility to work both from our office premises and remotely from home. This to maintain a healthy work-life balance while being an integral part of our team. But an onsite presence of 3 days a week is required. It's not possible to work 100% remote. 

---

*Agencies can only present candidates if explicitly invited by flexforce to our agency portal. Only candidates presented via the agency portal are linked to an agency in our system. Please don't upload candidates via the regular "apply" button as they will not be allocated to your agency in our system and we will not be able to follow up.

Who we are
Accepteer analytics-cookies om deze content te kunnen bekijken.
imec's cleanroom
Accepteer analytics-cookies om deze content te kunnen bekijken.

Explore our other vacancies

Development Engineer exploratory device processing

Advance next-generation technologies as a Development Engineer bridging device design and process integration in a world-class research environment.

Device and Technology Optimization Researcher

As a design-technology co-optimization (DTCO) researcher, you will explore and define the technology for advanced devices at the cell level through process- and layout-aware modeling and benchmarking.

R&D Engineer for thin film depositions

We are looking for an R&D Engineer with a solid background in thin-film vacuum deposition, with a deep understanding of processing techniques such as physical vapor deposition and atomic/molecular layer deposition.

Process step engineer Materials and Interface Laboratory (M&I Lab)

We are seeking a process engineer to provide support for thin film deposition processing & analysis and to enable imec and partner research projects in a unique research environment. The position involves developing intimate knowledge of a laboratory cluster deposition tool to m

Litho R&D Engineer for D2W Bonding

As Litho R&D Engineer for D2W Bonding you will be a member of the Advanced Litho Process Group at imec and be closely working with imec 3D program to work on litho-centric solutions to address different challenges on die to wafer bonding.

Gem5 Simulation R&D Engineer

This is a fixed-term position with a duration of one year with the possibility of extending it if there is matching scope. We are looking for a R&D Engineer to extend gem5 with a system-level reliability and fault-impact assessment framework.
Vacatures

Verzend deze job naar jouw e-mailadres