/Senior DTCO DRAM Periphery Circuit Designer / Architect

Senior DTCO DRAM Periphery Circuit Designer / Architect

Research & development - Leuven | Just now

Join imec’s memory design and pathfinding activities and take a leading role in the design and exploration of advanced DRAM periphery circuits.

Senior DTCO DRAM Periphery Circuit Designer / Architect

What you will do

In this position, you will join imec’s memory design and pathfinding activities and take a leading role in the design and exploration of advanced DRAM periphery circuits. You will work on the circuits that enable full DRAM operation, with a strong understanding of how they interact with the memory array, the array hierarchy, and the external DRAM protocol.  

You will work on bringing silicon proof-of-concepts to tapeout, bridging transistor-level circuit design, array organization, and macro-level architecture, with the objective of enabling robust, high-performance, and energy-efficient DRAM solutions. 

You will design, analyze, and optimize key DRAM peripheral building blocks such as row and column path circuitry, wordline-related drivers, sense-amplifier-related functions, write-path circuits, precharge and equalization functions, control and timing logic, data-path and address-path circuitry, and voltage-generation or regulation blocks where relevant.  

You will be expected to understand the complete DRAM access flow, including array activation, read, write, precharge, refresh-related behavior, and the protocol timing implications of these operations. You will work in a layout-aware manner, taking ownership from specification through circuit design, simulation, verification, and implementation readiness. 

You will also contribute to architectural decisions at subarray, bank, and macro level by understanding the trade-offs between performance, power, area, robustness, and technology assumptions, for emerging technologies. The role therefore requires not only strong block-level design capability, but also the ability to reason across array organization and protocol-level operation.  

What we do for you

We offer a full-time position in a highly innovative and multidisciplinary environment, with the opportunity to work on advanced memory technologies and future-oriented DRAM solutions. This is a chance to work in a rapidly growing, multi-disciplinary team with strong interaction across circuit design, devices, process integration, and system-facing research. 

This is an exciting role with significant technical ownership and visibility, where your work will directly contribute to memory roadmap definition, circuit innovation, and demonstrator or test-chip activities. Internal imec job-description material explicitly frames these roles around enabling future semiconductor memory technologies and interacting with major foundry, fabless, and EDA partners in imec’s ecosystem. You will have the opportunity to collaborate closely with circuit designers, device experts, process integration engineers, architects, and DTCO/STCO teams, while influencing how advanced memory concepts are translated into practical circuit and macro implementations.  

We are committed to being an inclusive employer and proud of our open, multicultural, and informal working environment with ample possibilities to take initiative and show responsibility. We commit to supporting and guiding you in this process; not only with words but also with tangible actions. Through imec.academy, 'our corporate university', we actively invest in your development to further your technical and personal growth. 

We are aware that your valuable contribution makes imec a top player in its field. Your energy and commitment are therefore appreciated by means of a market appropriate salary with many fringe benefits. 

Who you are

  • You have a Master’s degree or PhD in Electrical Engineering, Electronics, or a related field. 
  • You bring strong industrial experience in DRAM design, with at least 6 years in the DRAM industry focused on periphery circuit design. 
  • You have deep understanding of DRAM array organization and the interaction between array, periphery, and protocol. This includes familiarity with array hierarchy, subarrays, banks, rows, columns, row-buffer behavior, and the main operational sequences associated with DRAM access. 
  • You have hands-on experience designing and analyzing DRAM peripheral circuits and understand the role of the main DRAM submodules, including row and column path circuitry, sensing-related functions, data-path and address-path circuitry, control and timing logic, and supporting circuits such as voltage-generation or regulation blocks where applicable. 
  • Experience with silicon bring-up, tape-outs, hardware debug, or product-oriented DRAM development is a strong plus. 
  • You are fully acquainted with industry-standard circuit-design and verification tools, ideally including Virtuoso IC design, Hspice, and Calibre DRC/LVS. 
  • You have worked in multidisciplinary teams and can communicate effectively with experts spanning circuit design, architecture, modeling, technology, physical implementation, and hardware validation. 

What would be a plus: 

  • You are comfortable translating architecture- and protocol-level requirements into transistor-level circuit solutions, while keeping in mind layout, parasitics, robustness, and implementation feasibility. 
  • Exposure to high-performance or high-voltage DRAM periphery topics such as sense-amplifier optimization, row-decoder design, timing-critical control paths, or voltage-generation circuitry is highly valuable. 

For imec UK: this position is open only to candidates who already hold a valid UK residence permit or work authorization. We are currently not able to provide UK visa sponsorship.  

IMEC and its affiliates will not accept unsolicited resumes from any source other than directly from a candidate. IMEC will consider unsolicited referrals and/or resumes submitted by vendors such as search firms, staffing agencies, professional recruiters, fee-based referral services and recruiting agencies (hereafter “Agency”) to have been referred by the Agency free of charge. IMEC will not pay a fee to any Agency that does not have a prior written agreement with IMEC, validated by its HR department, in place regarding a specific job opening and allowing to submit resumes.

Who we are
Accepteer analytics-cookies om deze content te kunnen bekijken.
imec's cleanroom
Accepteer analytics-cookies om deze content te kunnen bekijken.

Related jobs

R&D Thermo-Mechanical Modelling Engineer (3D Integration / Hybrid Bonding)

We are looking for a highly skilled and motivated R&D Thermomechanical Engineer to join our dynamic team.

Device and Technology Optimization Researcher

As a design-technology co-optimization (DTCO) researcher, you will explore and define the technology for advanced devices at the cell level through process- and layout-aware modeling and benchmarking.

Process step engineer Materials and Interface Laboratory (M&I Lab)

We are seeking a process engineer to provide support for thin film deposition processing & analysis and to enable imec and partner research projects in a unique research environment. The position involves developing intimate knowledge of a laboratory cluster deposition tool to m

Litho R&D Engineer for D2W Bonding

As Litho R&D Engineer for D2W Bonding you will be a member of the Advanced Litho Process Group at imec and be closely working with imec 3D program to work on litho-centric solutions to address different challenges on die to wafer bonding.

Gem5 Simulation R&D Engineer

This is a fixed-term position with a duration of one year with the possibility of extending it if there is matching scope. We are looking for a R&D Engineer to extend gem5 with a system-level reliability and fault-impact assessment framework.

Wireless DSP researcher for aerospace & security

We are looking for Wireless DSP researcher who has strong affinity with aerospace & security and experience in radar chip architecture and demonstrator building.
Vacatures

Verzend deze job naar jouw e-mailadres