Bilateraal onderzoek
Neem een voorsprong op je concurrenten dankzij een bilaterale samenwerking met imec.
Coöperatieve R&D samenwerking
Beperk je risico’s en verlaag je kosten door samen met andere bedrijven precompetitief onderzoek te voeren.
Voorbeelden
Verken de manieren waarop imec de toekomst verandert.
imec.istart
Wil je een versnelling hoger schakelen met je techstart-up? Klop dan aan bij imec.istart.
imec.xpand
Wil je met nanotechnologie de markt op? Imec.xpand ondersteunt je van begin tot eind.
Spin-offs
Verken hier de lijst van spin-offbedrijven van de Vlaamse innovatiehub voor nano-elektronica en digitale technologie.
/Vacatures/Postdoctoral Researcher System Technology Co-optimization of Vertical FET for 3D Partitioned SOCs

Postdoctoral Researcher System Technology Co-optimization of Vertical FET for 3D Partitioned SOCs

Research & development - Leuven | More than two weeks ago

As our Post Doc researcher System Technology Co-optimization of Vertical FET for 3D partitioned SoCs you will have the opportunity to work on our cutting-edge 3D technology and innovate the SoCs architecture, which results in an increasing computing power and lower energy consumption.

Postdoctoral Researcher System Technology Co-optimization of Vertical FET for 3D Partitioned SOCs 

What you will do

The CMOS scaling driven by Moore's law is facing several challenges arising from the increasing complexities and abilities of photolithography to pattern the required feature sizes. It revealed that the two-year timeframe of Moore's law has been dropped and moved to a three-year cadence (tick-tock-tock) of optimizing technology and micro-architecture for the first time in sub-14nm technology nodes. 

A large number of disruptive and immerging technologies including vertical gate-all-around (GAA) and complementary MOSFET (CFET) have been investigated to maintain a continual scaling of CMOS technologies. In parallel to them, the heterogeneous integration of multiple technologies on the same logic die, which are becoming more viable with the advances in 3D wafer-stacking and sequential 3D technologies, can open a new landscape for EDA tools and design methodologies. 

You will be involved in circuit design and system optimization for 3D integration where devices are expected to feature vertical channels and/or vertically stacked device. Based on System-Technology Co-Optimization (STCO) framework you will interact with our top edge process engineering teams to develop different fundamental circuit blocks such as SRAM in vertical/stacked FET CMOS technology. You will also optimize these circuit blocks for 3D partitioned System-on-Chips (SoCs) to ensure a smooth power-performance-area and cost evaluation flow that assess the technology from process capabilities up to digital system requirements. 

You would also closely interact with imec’s top class customers to provide them with early solutions to their design requirements and understanding of process-design interactions. 

Your responsibilities will include: 

  • Circuit design and optimization using vertical FET for 3D partitioned SoCs  
  • Close interaction with process and system benchmarking teams in a STCO platform that includes lithography, device modeling, process integration, and system PPA 

What we do for you

We offer you the opportunity to join one of the world’s premier research centers in nanotechnology at its headquarters in Leuven, Belgium. With your talent, passion and expertise, you’ll become part of a team that makes the impossible possible. Together, we shape the technology that will determine the society of tomorrow.  

We are proud of our open, multicultural, and informal working environment with ample possibilities to take initiative and show responsibility. We commit to supporting and guiding you in this process; not only with words but also with tangible actions. Through imec.academy, 'our corporate university', we actively invest in your development to further your technical and personal growth.  

We are aware that your valuable contribution makes imec a top player in its field. Your energy and commitment are therefore appreciated by means of a competitive salary. 

Who you are

  • You want to make a difference and you are looking for a challenge. You are self-driven and constantly exploring new opportunities. You benchmark your results with state of the art and explore new methodologies to go beyond.  
  • You have a PhD degree or equivalent through experience in Electronics Engineering.  
  • You have extensive knowledge on digital/mixed signal and custom circuit design in advanced technology nodes: 14nm and beyond.  
  • You are familiar with circuit design simulation flows - You have deep understanding on system design.  
  • You have good knowledge of solid-state devices.  
  • You are results driven and flexible to meet stringent deadlines with quality output.  
  • We value your excellent networking and communication skills in English, as you will work in a multicultural environment. 

This postdoctoral position is funded by imec through KU Leuven. Because of the specific financing statute which targets international mobility for postdocs, only candidates who did not stay or work/study in Belgium for more than 24 months in the past 3 years can be considered for the position (short stays such as holiday, participation in conferences, etc. are not taken into account).